J4 ›› 2013, Vol. 40 ›› Issue (5): 113-118.doi: 10.3969/j.issn.1001-2400.2013.05.018

• 研究论文 • 上一篇    下一篇

针对定点小数乘法器位宽的优化算法

袁博;刘红侠   

  1. (西安电子科技大学 宽禁带半导体材料与器件教育部重点实验室,陕西 西安  710071)
  • 收稿日期:2012-07-02 出版日期:2013-10-20 发布日期:2013-11-27
  • 通讯作者: 袁博
  • 作者简介:袁博(1982-),男,西安电子科技大学博士研究生,E-mail:vias_yuan@tom.com.
  • 基金资助:

    国家自然科学基金资助项目(60976068);教育部科技创新工程重大项目培育资金资助项目(708083);教育部博士点基金资助项目(200807010010)

Optimization methodology for the width of the fixed-point decimal multiplier

YUAN Bo;LIU Hongxia   

  1. (Ministry of Education Key Lab. of Wide Band-Gap Semiconductor Materials and Devices, Xidian Univ., Xi'an  710071, China)
  • Received:2012-07-02 Online:2013-10-20 Published:2013-11-27
  • Contact: YUAN Bo

摘要:

提出了一种针对定点小数乘法器位宽的低功耗优化算法,阐述了其基本原理及实现方案,并通过现场可编程门阵列(FPGA)测试,验证了该算法的低功耗优化效果.在算法上,其优化指标为小数乘法器内部寄存中间运算结果的寄存器位宽;而在实现技术上,解决了目前低功耗设计中算法自身逻辑单元引入被优化系统,从而降低了系统优化效果的问题.该算法适用于对含有大量小数乘法运算的系统进行低功耗优化,例如数字信号处理、数字滤波器等.

关键词: 小数乘法, 位宽, 缺省, 逻辑单元, 功耗

Abstract:

With the progress of design and fabrication in the semiconductor area, the chip scale and complexity are raised rapidly, and low-power design becomes a very important topic. This paper presents a low-power optimization methodology for the width of the fixed-point decimal multiplier, describes its principle and implementation, and verifies its optimization result by the FPGA test. On the methodological level, its optimization object is the width of the adders, which are inside the synthesized multiplier. On the circuit level, it resolves the problem of introducing the logic in the optimized system, which exists in the present low power design. The methodology has good performance in optimizing the system including large-scale multipliers, such as DSP, digital filter, etc.

Key words: decimal multiplication, data width, omit, logic cell, power

中图分类号: 

  • TN702
Baidu
map