J4 ›› 2013, Vol. 40 ›› Issue (6): 62-66.doi: 10.3969/j.issn.1001-2400.2013.06.011

• Original Articles • Previous Articles     Next Articles

4-channel-interpolated 14-bit high speed CORDIC DDS IP core

LIU Maliang;ZHU Zhangming;GUO Xulong;YANG Yintang   

  1. (School of Microelectronic, Xidian Univ., Xi'an  710071, China)
  • Received:2013-04-09 Online:2013-12-20 Published:2014-01-10
  • Contact: LIU Maliang E-mail:liumalianghy@163.com

Abstract:

The direct digital frequency synthesizer (DDS) has been widely used because of the advantages of less frequency hopping time and fine frequency discrimination. But the disadvantages of narrowband and poor SFDR performance limit the quality of the DDS output signal. Based on the improved phase to sine-amplitude mapping technology, this paper presents a 4-channel-interpolated 14-bit high speed CORDIC DDS IP core with a 4-stage pipelined phase accumulator. Compared with the traditional CORDIC structure, the sample rate is four times higher, and the complexity and area of the circuit are reduced. The test results indicate that when the sample clock frequency is 1GHz and the frequency resolution is 0.23Hz, the output frequency is 82MHz with a SFDR of 86.7dB. Based on the 0.18μm 1P6M CMOS process, the effective area of the IP core is 1.33mm2. The DDS presented in this paper can be used in system chips of the high accuracy wide band radar and communication system as embedded application.

Key words: direct digital frequency synthesizer, coordinate rotation digital computer, clock interpolation, improved for phase to sine-amplitude mapping, complementary metal oxide semiconductor

CLC Number: 

  • TN402

Baidu
map